dielectric materials (Hetero structure Si/GaAs/GaAs)
Ideally in off-state, there is no current flow in TFET, due to large tunneling width (λ). But in practical case, few charge particles pass the λ, in off-state condition, resulting in smaller IOFF current. But practically the magnitude of the off current in case of TFET is smaller than MOSFETs. On the other hand, when applied VGS sufficiently large, tunneling barrier λ, between source and channel reduce significantly and sufficient number of charge particles to pass from source to drain via channel, resulting in ION current. Interestingly, when applied VGS is negatively high, the tunneling barrier width between the channel and drain narrows, which induces tunneling current [17–22]. The particular state of TFET device is known as ambipolar state and the amount of current following in this state is known as ambipolar (Iamb), as shown in Figure 2.6. Figure 2.6 is dedicated for study of ambimiparity behaviour of DG -TFET, an unwanted conduction known as malfunction. Figure 2.6 shows the comparision of ambipolar property of homo and hetero structure DG - TFET. The result shows that, DG -TFET with adopted technology shows suppression of the ambipolar current (Iamb) without deteriorating analog, and transient performance. From Figure 2.6, it has been observed, with the help of 2-D. TCAD simulation that, the ambipolar current (Iamb) is suppressed by 108 order of magnitude in proposed Si/GaAs/GaAs hetero DG - TFET as compared to Si/Si/Si homo DG -TFET up to the applied gate voltage of VGS = − 3.0V the step of gate voltage was taken equal to 0.5V.
Figure 2.6 Comparision of ambipolar current vs. applied gate drive voltage (VGS) for homo and hetero structure double gate tunnel FET.
Figure 2.7 shows the impact of drain voltage (VDS) on DG -TFET. From Figure 2.7, it is clearly evident that applied drain voltage (VDS) has negligible impact on TFET performance. This is strong evidence that TFET is almost free from DIBL (Drain Induced Barrier Lower). This is a strong recommendation for replacement of conventional low-power device, circuit and system with TFETs and TFET-based circuit and system design.
The transconductance (gm) represents amplification ability of device and important design parameter of circuit and system design. It is defined as the slope of the transfer characteristic. The gm value can be calculated by mathematical Equation 2.4. Figure 2.8 shows the variation of gm versus applied VGS. From Figure 2.8, it has been observed that gm value decreases with decrease of applied gate voltage, VGS that is due smaller tunneling current at lower VGS.
Figure 2.7 Device transfer characteristics for double gate N- TFET hetero structure with a variation of VDS plot (a) linear (b) Semilog.
Figure 2.8 Sensitivity of transconductance (gm) with applied gate voltage (VGS) and comperision between double gate hetero and homo structure DG -TFET.
Figure 2.9 shows 3D visualization of transconductance, cut-frequency and applied gate voltage (gm, fT, VGS). From Figure 2.9 and Figure 2.10, clearly, it has been observed that the hetero and homo structures: transconductance, cut-frequency (gm, fT) increase rapidly as external applied gate voltage VGS increases. The maximum gm-hetero value of the hetero DG -TFET ~1.6 μS/μm and fT-hetero ~ 0.65 GHz and gm-homo ~1.4 μS/μm fT-homo ~ 0.55GHz. The gm-hetero > gm-homo due to smaller effective tunneling barrier width (i.e. λ hetero ~ 0.05 µm< λ hetero ~0 .056 µm), shown in Figure 2.2 and Figure 2.3
Figure 2.9 3D - transconductance (gm), cut-frequency (fT) and applied gate drive voltage (VGS) of hetero DG -TFET.